## SARDAR PATEL UNIVERSITY

Vallabi Vilyanaga:

B.Sc. (5th Sem) Examination - 2017

07<sup>th</sup> November, 2017 (Tuesday) 10:00 AM - 01:00 PM

**US05CINS01** (Instrumentation)

8085 Microprocessor Architecture and Programming - 1

Maximum Marks: 70

| Que 1 | Each question below gives a mult          | iple choice of answers. Choose the [10]                  |
|-------|-------------------------------------------|----------------------------------------------------------|
|       | most appropriate one.                     |                                                          |
|       |                                           | Sign of the All Charles and Williams                     |
| 1     | : Group of Program.                       |                                                          |
|       | a) Firmware                               | b) Hardware                                              |
|       | c) Software                               | d) Machine                                               |
| 2     | Each Manufacturer of a Micropre           | ocessor has devised (developed) a                        |
|       | Symbolic Code for each Instruction.       | Known as                                                 |
|       | a) Mnemonic                               | b) Firmware                                              |
|       | c) Machine Language                       | d) Assembly Language                                     |
| 3     | Assembly Language is in                   | Cuic & JAi Wide a Nonemoliu 85 Progra                    |
|       | a) Binary                                 | b) Octal                                                 |
|       | c) Hexadecimal                            | d) English-Like Languages                                |
| 4     |                                           | Bus to Identify a Peripheral or                          |
|       | Memory Location.                          | Charlet (250) has a politic part of 101                  |
|       |                                           | b) Control                                               |
|       | c) Address                                | d) Address and Data                                      |
| 5     | •                                         | U to Manipulate 8 - Bit Data Ranging                     |
|       | From .                                    |                                                          |
|       |                                           | <b>b)</b> 00000001 <sub>B</sub> to 11111111 <sub>B</sub> |
|       | c) 0000 <sub>H</sub> to FFFF <sub>H</sub> |                                                          |
| 6     | •                                         | e Lines that Carry Synchronization                       |
|       | Signals.                                  | S Billed Gillet Gerry Sylletin Gillsection               |
|       | a) Data Bus                               | b) Address Bus                                           |
|       | c) Control Bus                            | d) Data Bus and Control Bus                              |
| 7     | : Non - Maskable Interrupt.               | a, bata bas and control bas                              |
| -     | a) INTR                                   | b) RST 5.5                                               |
|       | c) RST 7.5                                | d) TRAP                                                  |
| 8     | : Associated With DMA.                    | //ex/                                                    |
| J     | a) INTR                                   | b) READY                                                 |
|       | c) HLDA                                   | d) RESET OUT                                             |
| 9     | : Flag Not Affected By INR Instr          |                                                          |
| ,     | a) Parity                                 | b) Zero                                                  |
|       | c) Sign                                   | d) Carry                                                 |
| 10    | : No Flags Affected.                      | u) Carry                                                 |
| 10    | a) IN                                     | b) ADD                                                   |
|       | c) ANA                                    | d) XRI                                                   |
|       | OJ MINA                                   | M MM                                                     |
|       | A LINE WAY TO A STREET OF THE STREET      | (PTO)                                                    |

| Que 2                 | Sho                     | ort Questions (Attempt any TEN)                                                                                                                                                                                                                                            | [20]          |
|-----------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1<br>2<br>3<br>4<br>5 | What Exp Date Give Cale | ine: Program and Software.  at is the Use of Flag Register?  blain Briefly Use of Accumulator.  a Bus Is Bidirectional. Justify.  Relation Between Width of Address Bus and Memory Size.  culated Memory Size of 8085 Microprocessor.  blain: Encoder.                     |               |
| 7                     | Exp                     | lain: SID and SOD.                                                                                                                                                                                                                                                         |               |
| 8<br>9<br>10          | Wri<br>Wri              | blain: ALE and CLK (OUT).<br>te on DMA.<br>te Assembly Language Program to Load 37 <sub>H</sub> in Register B. Display<br>Number at Out Port 1.                                                                                                                            |               |
| 11                    | Wri                     | te Assembly Language Program to Add 93 <sub>H</sub> (in Register C) and B7 <sub>H</sub>                                                                                                                                                                                    |               |
| 12                    | Wri                     | Register D).<br>te Assembly Language Program to Subtract 40 <sub>H</sub> (in Register H) From<br>(in Register B).                                                                                                                                                          |               |
| Que 3                 | [A]<br>[B]              | Write a Note on 8085 Programming Model With Necessary Diagram. Give Classification of 8085 Instructions on the Basis of Instruction Word Size.                                                                                                                             | [05]<br>[05]  |
|                       | [C]<br>[D]              | Write a Note on 8085 Hardware Model With Necessary Diagram. Discuss 8085 Instruction Classification on the Basis of Various 8085 Operations.                                                                                                                               | [05]<br>[05]  |
| Que 4                 | [A]<br>[B]              | Write a Brief Note on Tri - State Devices and Buffer. Explain Peripheral - Mapped and Memory - Mapped I/O.  OR                                                                                                                                                             | [05]<br>[05]  |
|                       | [C]<br>[D]              | Discuss Bidirectional Buffer and Decoder.<br>Give an Account of Microprocessor - Initiated Operations and 8085<br>Bus Organization.                                                                                                                                        | [05]<br>[05]  |
| Que 5                 | [A]                     | Write a Note on 8085 Microprocessor.                                                                                                                                                                                                                                       | [10]          |
|                       | [B]<br>[C]              | Draw Schematic of Latching Low - Order Address Bus. Explain it. Draw Schematic to Generate Read/Write Control Signals for Memory and I/Os. Explain it.                                                                                                                     | [ <b>05</b> ] |
| Que 6                 | [A]                     | (in Register L) and CD <sub>H</sub> (in Register C). AND Lower Nibbles. Store                                                                                                                                                                                              | [05]          |
|                       | [B]                     | Result at C500 <sub>H</sub> .  Write Assembly Language Program to Add DF <sub>H</sub> (in Register B) and E5 <sub>H</sub> (in Register H). If Sum is Greater Than FF <sub>H</sub> , Store CC <sub>H</sub> at D500 <sub>H</sub> Otherwise Store Sum at D500 <sub>H</sub> OR | [05]          |
|                       | [C]                     | Write Assembly Language Program to Mask Lower Nibble from AB <sub>H</sub> (in Register D) and EF <sub>H</sub> (in Register H). XOR Lower Nibbles. Store Result at D000 <sub>H</sub> .                                                                                      | [05]          |
|                       | [D]                     | Explain: ANI and ADD With Suitable Examples.                                                                                                                                                                                                                               | <b>[0</b> 5]  |

